

# **NEX83188**

# CCM/CrM/DCM multi-mode boost Power Factor Correction controller

Rev. 1.1 — 16 September 2025

**Product data sheet** 

# 1. General description

NEX83188 is a Power Factor Correction (PFC) controller. It supports multi-mode (CCM/CrM/DCM) operations.

The device uses average current mode based VOT-control to achieve high power factor and low-current total harmonic distortion (THD) over a wide line voltage. The device features a very low supply current in burst mode. This allows the device to achieve low standby power loss.

The switching frequency near the line voltage zero cross region is reduced by the control method. It improves efficiency.

NEX83188 features overvoltage protection (OVP), cycle-by-cycle (CBC) current limit, open-loop protection (OLP), overtemperature protection (OTP), brown-in and brown-out.

NEX83188 is available in SO8 package.



Fig. 1. Typical application



Fig. 2. Typical application without auxiliary winding

# 2. Features and benefits

- Adaptive variable on time control
- Multi-mode (CCM/CrM/DCM) operations
- Supports E-mode GaN HEMT direct drive
- · Line voltage feed forward
- · Integrated THD enhancement circuit
- Integrated dynamic enhancement circuit
- Maximum switching frequency clamp to reduce the losses
- Valley/zero-voltage switching for minimum switching losses
- · Rich protections:
  - VCC UVLO/OVP
  - Output OVP
  - · Cycle-by-cycle (CBC) current limit
  - Open-loop protection (OLP)
  - Overtemperature protection (OTP)
  - Brown-in/brown-out
- Available in SO8 package

# 3. Applications

- · Monitors or LCD televisions
- Personal computer power adapters
- · USB Power Delivery quick chargers
- All off-line appliances requiring power factor correction

**Table 1. Device information** 

| Part number | Package | Body size                 |
|-------------|---------|---------------------------|
| NEX83188    | SO8     | 4.9 mm x 3.9 mm x 1.75 mm |



# **CCM/CrM/DCM** multi-mode boost Power Factor Correction controller

# 4. Ordering information

#### **Table 2. Ordering information**

| Type number | Temperature range (T <sub>j</sub> ) |     | Description                                                                            | Version        |
|-------------|-------------------------------------|-----|----------------------------------------------------------------------------------------|----------------|
| NEX83188D   | -40 °C to 150 °C                    | SO8 | plastic, small outline package; 8 leads; 1.27 mm pitch; 4.9 mm x 3.9 mm x 1.75 mm body | <u>SOT96-2</u> |

# 5. Marking

## Table 3. Marking code

| Type number | Marking code |
|-------------|--------------|
| NEX83188D   | N83188       |

# 6. Pin configuration and description

# 6.1. Pin configuration



# 6.2. Pin description

| Symbol | Pin | I/O | Description                                                                              |
|--------|-----|-----|------------------------------------------------------------------------------------------|
| GND    | 1   | PWR | GND supply pin                                                                           |
| ZCD    | 2   | IN  | input from auxiliary winding for demagnetization timing and valley detection for PFC     |
| CS     | 3   | IN  | current sense input for PFC                                                              |
| VLINE  | 4   | IN  | sense input for line voltage                                                             |
| COMP   | 5   | OUT | loop compensation pin;<br>the compensation network is connected between this pin and GND |
| FB     | 6   | IN  | output voltage sense pin                                                                 |
| VCC    | 7   | PWR | supply voltage                                                                           |
| DRV    | 8   | OUT | gate driver output pin                                                                   |

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller

# 7. Limiting values

#### **Table 4. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).[1]

| Symbol           | Parameter            | Conditions      | Min  | Max | Unit |
|------------------|----------------------|-----------------|------|-----|------|
| VCC              | supply voltage       |                 | -0.3 | 40  | V    |
| $V_{ZCD}$        |                      | current limited | -0.3 | 6.5 | V    |
| V <sub>CS</sub>  |                      | current limited | -1   | 5.5 | V    |
| $V_{VLINE}$      |                      | current limited | -0.3 | 5.5 | V    |
| $V_{COMP}$       | pin voltage          | current limited | -0.3 | 5.5 | V    |
| $V_{FB}$         |                      | current limited | -0.3 | 5.5 | V    |
| $V_{DRV}$        |                      | current limited | -0.3 | 13  | V    |
| Tj               | junction temperature |                 | -40  | 150 | °C   |
| T <sub>stg</sub> | storage temperature  |                 | -65  | 150 | °C   |

<sup>[1]</sup> Stresses beyond those conditions under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 8. ESD ratings

#### Table 5. ESD ratings

| Symbol           | Parameter         | Conditions                            | Min   | Тур | Max  | Unit |
|------------------|-------------------|---------------------------------------|-------|-----|------|------|
| V                | electrostatic     | HBM: ANSI/ESDA/JEDEC JS-001 class 2   | -2000 | -   | 2000 | V    |
| V <sub>ESD</sub> | discharge voltage | CDM: ANSI/ESDA/JEDEC JS-002 class C2a | -500  | -   | 500  | V    |

# 9. Recommended operating conditions

# Table 6. Recommended operating conditions

| Symbol             | Parameter            | Conditions | Min | Max | Unit |
|--------------------|----------------------|------------|-----|-----|------|
| VCC                | supply voltage       |            | 14  | 33  | V    |
| V <sub>VLINE</sub> | sensed line voltage  |            | 0   | 5   | ٧    |
| Tj                 | junction temperature |            | -40 | 125 | °C   |

# 10. Thermal characteristics

#### Table 7. Thermal characteristics

| Symbol                | Parameter                                 | SOT96-2 (SO8) | Unit |
|-----------------------|-------------------------------------------|---------------|------|
| R <sub>OJA</sub>      | junction-to-ambient thermal resistance    | 160           | °C/W |
| R <sub>OJC(top)</sub> | junction-to-case (top) thermal resistance | 85            | °C/W |
| R <sub>⊝Jb</sub>      | junction-to-board thermal resistance      | 125           | °C/W |
| $\Phi_{JT}$           | junction to top char parameter            | 39            | °C/W |

## CCM/CrM/DCM multi-mode boost Power Factor Correction controller

# 11. Electrical characteristics

#### **Table 8. Electrical characteristics**

Where VCC = 18 V; typical values are measured  $T_i$  = 25 °C (unless otherwise noted).

| Cumbal                   | Doromotor                                                | Conditions                                              | $T_j = -4$ | 0°C to | 125 °C | Unit |
|--------------------------|----------------------------------------------------------|---------------------------------------------------------|------------|--------|--------|------|
| Symbol                   | Parameter                                                | Conditions                                              | Min        | Тур    | Max    | Unit |
| Supply (VCC              | pin)                                                     |                                                         |            |        |        |      |
| V <sub>VCC_ON</sub>      | VCC on threshold voltage                                 | VCC rising                                              | 11.4       | 12     | 12.8   | V    |
| V <sub>VCC_OFF</sub>     | VCC off threshold voltage                                | VCC falling                                             | 8.5        | 9      | 9.5    | V    |
| V <sub>VCC_OVP_H</sub>   | over voltage protection voltage high threshold           | VCC rising                                              | 33.5       | 36     | 39.3   | V    |
| V <sub>VCC_OVP_L</sub>   | over voltage protection voltage low threshold            | VCC falling                                             | 31         | 34     | 37.5   | V    |
| I <sub>VCC_STARTUP</sub> | operating current<br>during normal<br>operation          | VCC = 9.5 V during start-up                             | -          | -      | 120    | μΑ   |
| I <sub>VCC_Q</sub>       | operating quiescent current                              | DRV pin is floating, or device is non-switching         | -          | 0.45   | 0.63   | mA   |
|                          | VCC normal an aretin                                     | $f_{SW}$ = 89 kHz; $C_{Load}$ = 1 nF on DRV pin         | -          | 1.5    | 3.8    | mA   |
| I <sub>VCC_NOM</sub>     | VCC normal operating current                             | $f_{SW}$ = 135 kHz; $C_{Load}$ = 1 nF on DRV pin        | -          | 4.6    | 6.2    | mA   |
|                          |                                                          | $f_{SW}$ = 260 kHz; $C_{Load}$ = 1 nF on DRV pin        | -          | 5      | 7.5    | mA   |
| Gate driver ou           | utput (DRV pin)                                          |                                                         |            |        |        |      |
| I <sub>DRV_</sub> SOURCE | DRV source current capability                            | V <sub>DRV</sub> = 2 V; V <sub>VCC</sub> ≥ 12 V         | -          | -0.6   | -      | Α    |
| I <sub>DRV_SINK</sub>    | DRV sink current capability                              | V <sub>DRV</sub> = 10 V; V <sub>VCC</sub> ≥ 12 V        | -          | 1.4    | -      | А    |
| V <sub>DRV_MAX</sub>     | maximum DRV voltage<br>for MOSFET and D-<br>mode GaN FET |                                                         | 11.1       | 12     | 13     | V    |
| _                        | maximum DRV voltage for E-mode GaN FET                   |                                                         | 5.56       | 6.08   | 6.78   | V    |
| ts                       | voltage rising time for MOSFET                           | C <sub>Load</sub> = 1 nF; 10% to 90% of output signal   | -          | 63     | -      | ns   |
| t <sub>R</sub>           | voltage rising time for<br>GaN FET                       | C <sub>Load</sub> = 150 pF; 10% to 90% of output signal | -          | 56     | -      | ns   |
| t_                       | voltage falling time for MOSFET                          | C <sub>Load</sub> = 1 nF; 10% to 90% of output signal   | -          | 16.5   | -      | ns   |
| t <sub>F</sub>           | voltage falling time for GaN FET                         | C <sub>Load</sub> = 150 pF; 10% to 90% of output signal | -          | 2.3    | -      | ns   |
|                          | mavimus suit-ti                                          | low frequency version                                   | 60         | 65     | 77     | kHz  |
| f <sub>sw_max</sub>      | maximum switching frequency                              | middle frequency version                                | 115        | 135    | 155    | kHz  |
|                          | 4                                                        | high frequency version                                  | 235        | 260    | 280    | kHz  |
| Zero-current             | detection (ZCD pin)                                      |                                                         |            |        |        |      |
| . ,                      | zero-current detection                                   | MOSFET                                                  | 1.9        | 2.1    | 2.3    | V    |
| V <sub>ZCD_DETA</sub>    | arming threshold voltage on ZCD pin                      | GaNFET                                                  | 1.34       | 1.4    | 1.43   | V    |
|                          |                                                          |                                                         |            |        |        |      |

# **CCM/CrM/DCM** multi-mode boost Power Factor Correction controller

| Symbol                    | Parameter                                                    | Conditions                                   | T <sub>j</sub> = -40 °C to 125 °C |       |       | Unit  |  |
|---------------------------|--------------------------------------------------------------|----------------------------------------------|-----------------------------------|-------|-------|-------|--|
| Syllibol                  |                                                              |                                              | Min                               | Тур   | Max   | Ullit |  |
|                           | zero-current detection                                       | MOSFET                                       | 1.44                              | 1.4   | 1.76  | V     |  |
| V <sub>ZCD_DETT</sub>     | trigger threshold voltage on ZCD pin                         | GaNFET                                       | 0.64                              | 0.7   | 0.755 | V     |  |
| I <sub>ZCD_DET</sub>      | protection current for ZCD                                   |                                              | 5                                 | -     | -     | mA    |  |
| t <sub>TIME_OUT</sub>     | zero-current detection arming time-out time                  |                                              | -                                 | 30    | -     | μs    |  |
| V <sub>ZCD_CLAMP_H</sub>  | upper voltage clamp on ZCD pin                               |                                              | 5.13                              | 5.70  | 6.27  | V     |  |
| \ /                       | lower voltage clamp on                                       | MOSFET                                       | 5.35                              | 5.8   | 6.55  | V     |  |
| V <sub>ZCD_CLAMP_L</sub>  | ZCD pin                                                      | GaNFET                                       | 0                                 | 0.32  | 0.55  | V     |  |
|                           | turn-on delay after ZCD                                      | MOSFET                                       | -                                 | 100   | -     | ns    |  |
| ZCD_DELAY                 | detected                                                     | GaNFET                                       | _                                 | 50    | -     | ns    |  |
| Current sensi             | ng (CS pin)                                                  |                                              |                                   |       |       |       |  |
| V <sub>CBC_OCP</sub>      | inductor saturation protection threshold                     | enable CBC function                          | -0.55                             | -0.49 | -0.44 | V     |  |
| Line voltage d            | letection (VLINE pin)                                        |                                              |                                   |       |       |       |  |
| V <sub>LINE_BI</sub>      | brown-in voltage<br>threshold                                |                                              | 0.698                             | 0.750 | 0.802 | V     |  |
| V <sub>LINE_BO</sub>      | brown-out voltage<br>threshold                               |                                              | 0.500                             | 0.550 | 0.600 | V     |  |
| V <sub>BO(HYS)</sub>      | brown-out comparator hysteresis                              |                                              | -                                 | 0.2   | -     | V     |  |
| V <sub>LINE_TH_HL</sub>   | high line detection threshold                                |                                              | 1.57                              | 1.65  | 1.73  | V     |  |
| V <sub>LINE_TH_LL</sub>   | low line detection threshold                                 |                                              | 1.38                              | 1.45  | 1.52  | V     |  |
| t <sub>LINE_DET_DB</sub>  | the debounce time from<br>high line to low line<br>detection |                                              | -                                 | 50    | -     | ms    |  |
|                           | AC drop start detection threshold                            |                                              | 0.20                              | 0.25  | 0.30  | V     |  |
| V <sub>LINE_AC_DROP</sub> | AC drop stop detection threshold                             |                                              | 0.34                              | 0.4   | 0.45  | V     |  |
| t <sub>AC_DROP</sub>      | AC drop detection time                                       |                                              | -                                 | 5     | -     | ms    |  |
| t <sub>BO_DB</sub>        | brown-out detection debounce time                            |                                              | -                                 | 50    | -     | ms    |  |
| Regulation an             | d compensation (COMP                                         | pin)                                         |                                   | -     | ,     | ,     |  |
| $V_{REF}$                 | output reference voltage                                     |                                              | 2.463                             | 2.500 | 2.550 | V     |  |
| G <sub>m(low)</sub>       |                                                              | V <sub>FB</sub> = 2.25 V to 2.35 V           | 100                               | 400   | 750   | μA/V  |  |
| G <sub>m(normal)</sub>    | transconductance                                             | V <sub>FB</sub> = 2.45 V to 2.55 V           | 132                               | 160   | 185   | μΑ/V  |  |
| G <sub>m(high)</sub>      |                                                              | V <sub>FB</sub> = 2.6 V to 2.7 V             | 1050                              | 1500  | 1870  | μA/V  |  |
|                           |                                                              | V <sub>FB</sub> < 2.1 V at normal operation  | 70                                | 125   | 180   | μA    |  |
|                           |                                                              | V <sub>FB</sub> = 2.45 V at normal operation | 1                                 | 8     | 16    | μA    |  |
| I <sub>COMP_source</sub>  | source current on                                            | TM version during startup                    | 18                                | 30    | 42    | μA    |  |
|                           | COMP pin                                                     | MM version at high line during startup       | 36                                | 57    | 78    | μA    |  |
|                           |                                                              | MM version at low line during startup        | 12                                | 24    | 42    | μA    |  |

NEX83188 Submit document feedback All information provided in this document is subject to legal disclaimers.

# **CCM/CrM/DCM** multi-mode boost Power Factor Correction controller

| Comple al                | Parameter                             | Canditions                                                         | $T_j = -4$ | 11:0:4 |       |      |
|--------------------------|---------------------------------------|--------------------------------------------------------------------|------------|--------|-------|------|
| Symbol                   | Parameter                             | Conditions                                                         | Min        | Тур    | Max   | Unit |
| 1                        | sink current on COMP                  | V <sub>FB</sub> = 2.55 V                                           | -12.5      | -8.6   | -4.75 | μΑ   |
| I <sub>COMP_sink</sub>   | pin                                   | V <sub>FB</sub> = 2.65 V                                           | -143       | -98    | -55   | μΑ   |
| V                        | clamp voltage on                      | upper clamp voltage; unidirectional clamp; operating mode; PFC on; | 3.1        | 3.5    | 3.9   | V    |
| V <sub>COMP_clamp</sub>  | COMP pin                              | lower clamp voltage; unidirectional clamp; operating mode; PFC on; | 0.29       | 0.35   | 0.41  | V    |
| V <sub>BURST_TH</sub>    | burst mode voltage threshold          |                                                                    | 0.470      | 0.500  | 0.535 | V    |
| Output voltag            | je sensing (FB pin)                   |                                                                    |            |        |       |      |
| V <sub>FB_OLP_H</sub>    | open-loop protection                  |                                                                    | 0.42       | 0.50   | 0.58  | V    |
| V <sub>FB_OLP_L</sub>    | threshold                             |                                                                    | 0.34       | 0.40   | 0.47  | V    |
| t <sub>OLP_R</sub>       | OLP recovery time                     |                                                                    | -          | 219    | -     | ms   |
| t <sub>OLP_DB</sub>      | open-loop protection debounce time    |                                                                    | -          | 50     | -     | μs   |
| t <sub>DELAY_START</sub> | start-up delay time                   | after open-loop protection removed                                 | -          | 5      | -     | ms   |
| V <sub>FB_OVP_H</sub>    | overvoltage protection                |                                                                    | 2.64       | 2.70   | 2.77  | V    |
| V <sub>FB_OVP_L</sub>    | threshold                             |                                                                    | 2.5        | 2.6    | 2.7   | V    |
| t <sub>OVP_DB</sub>      | overvoltage protection debounce time  |                                                                    | -          | 20     | -     | μs   |
| I <sub>FB_FOLLOW</sub>   | FB source current for following boost |                                                                    | 18         | 20     | 22    | μΑ   |
| t <sub>transition</sub>  | following boost transition time       |                                                                    | -          | 30     | -     | ms   |
| Overtemperat             | ture protection (internal             | OTP)                                                               | ·          |        |       |      |
| T <sub>OTP</sub>         | OTP trigger level                     |                                                                    | -          | 150    | -     | °C   |
| T <sub>OTP_HYS</sub>     | OTP hysteresis                        |                                                                    | -          | 50     | -     | °C   |

6/33

## CCM/CrM/DCM multi-mode boost Power Factor Correction controller

# 12. Typical characteristics

### **Table 9. Typical characteristics**







**V**<sub>DRV</sub> vs ambient temperature Fig. 6.



(2) ICC\_Q

I<sub>CC</sub> vs ambient temperature



 $f_{SW\_max}$  vs ambient temperature Fig. 7.

## CCM/CrM/DCM multi-mode boost Power Factor Correction controller



- (1) V<sub>VLINE\_BI</sub>
  - (2) V<sub>VLINE BO</sub>

Fig. 10.  $V_{VLINE\_BI}$  and  $V_{VLINE\_BO}$  vs ambient temperature

- (1) V<sub>VLINE\_TH\_HL</sub>
- (2) V<sub>LINE TH LL</sub>

Fig. 11. V<sub>VLINE\_TH\_HL</sub> and V<sub>LINE\_TH\_LL</sub> vs ambient temperature

8/33

### CCM/CrM/DCM multi-mode boost Power Factor Correction controller



Fig. 12. V<sub>AC\_DROP\_DET</sub> and V<sub>AC\_DROP\_CLR</sub> vs ambient temperature



- (1) G<sub>m(high)</sub>
- (2) G<sub>m(low)</sub>
- (3) G<sub>m(normal)</sub>

Fig. 13.  $G_{m(low)}$ ,  $G_{m(normal)}$ ,  $G_{m(high)}$  vs ambient temperature



Fig. 15. V<sub>BURST\_TH</sub> vs ambient temperature

## **CCM/CrM/DCM** multi-mode boost Power Factor Correction controller



#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller

# 13. Detailed Description

## 13.1. Overview

NEX83188 is a boost power factor correction (PFC) controller, which supports multi-mode (CCM/CrM/DCM) operation. Using the average current mode (ACM) based on time control technology, the device implements adaptive variable on time (VOT) control to achieve a high PF.

The device supports both MOSFET/D-mode GaN FET and E-mode GaN FET direct drive option. The maximum frequency can reach 135 kHz and 260 kHz respectively for MOSFET and E-mode GaN FET. In addition, it supports 2-level following boost function option.

The device supports line voltage feed forward and integrates a nonlinear transconductance error amplifier circuit to improve the large-scale dynamic response. It also integrates THD enhancement circuit to improve the current distortion.

# 13.2. Functional block diagram

Fig. 18 shows the functional block diagram of NEX83188:



rig. 16. Functional block diagram

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller

# 13.3. Feature description

#### 13.3.1. ACM-based On time control

NEX83188 adopts a unified average current mode based on time control technology. Based on Volt-Second balance, the On time is given by equation (1).

$$t_{on}(\theta) = \left[1 - \frac{v_{in}(\theta)}{v_o}\right] T_s \tag{1}$$

Since the PFC converter can adjust the power factor to 1, the input impedance for PFC converter is

$$R_{in\_eq} = \frac{v_{in}(\theta)}{i_{in}(\theta)} \tag{2}$$

According to equation (2), the input current is always tracking the input voltage as long as  $R_{in\_eq}$  is constant. Combine equation (1) and (2), and the On time is given by

$$t_{on}(\theta) = \left[1 - \frac{R_{in\_eq}i_{in}(\theta)}{v_o}\right]T_s \tag{3}$$

According to equation (3), the On time is related to the input current (inductor current average value). When  $R_{in\_eq}$  is constant, the input current is always tracking the input voltage. If  $\frac{R_{in\_eq}}{v_o}$  is generated by the control loop and  $i_{in}(\Theta)$  is the actual input current, the input current will automatically track the input voltage. According to the above analysis, the input current will auto-track the line voltage and achieve a high power factor. For CrM/DCM mode, the actual switching frequency  $f_s$  act will be smaller than  $1/t_s$ .

Fig. 19 shows the control structure of ACM-based On time control method.

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller



According to equation (3) and Fig. 19, based on the ACM control, the On time is given by

$$V_{t_{on}}(\theta) = \left[1 - \frac{k_r^2 V_m^2 k V_{L\_av}(\theta)}{V_C}\right] V_{ramp\_pk}$$
(4)

Where k is the gain of the analog multiplier,  $k_r$  is the division resistor ratio for line voltage peak value detection,  $V_m$  is the line voltage peak value. The control loop generates  $V_c$ , which can be seen as  $\frac{kv_ok_r^2V_m^2R_{cs}}{R_{in\_eq}}$ , the On time is calculated by the actual input current which will track the input voltage. For MM mode, the ramp signal peak value is

$$V_{ramp\_pk} = V_{ramp\_pk\_ref} - k_{f\_MM} V_C$$
 (5)

Where  $V_C$  is the control signal which range is from 0.8 V to 3.5 V.  $k_{f\_MM}$  is the gain of frequency fold back function, which is set as 0.167.  $V_{ramp\_pk\_ref}$  is the initial peak value of the ramp signal, which is set at 2.25 V.

According to equation (5), the range of  $V_{ramp\_pk}$  is from 1.67 V to 2.12 V. Assume that the maximum frequency is 135 kHz ( $V_{ramp\_pk}$  = 1.67 V), the maximum frequency range is from 106 kHz to 135 kHz.

The input current under CrM mode is given by

NEX83188

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2025. All rights reserved

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller

$$I_{in} = \frac{\sqrt{2} v_{in\_rms} \sin(\theta) t_{on}}{2L_b}$$
 (6)

Based on the Volt-Second balance, the ton is given by

$$t_{on} = \frac{[v_o - v_{in}(\theta)]T_s}{v_o} \tag{7}$$

The inductor value sets the power above which the circuit will enter CCM. The boost inductor under CrM is given by

$$L_b = \frac{\eta v_{in\_rms} 2 \left( v_o - \sqrt{2} v_{in\_rms} \right)}{2 v_o f_c P_o} \tag{8}$$

Based on the control method, the duty cycle in each half-line cycle is given by

$$\begin{cases} D(\theta) = \frac{V_{ton}(\theta)}{V_{ramp\_pk}} = 1 - \frac{kk_r^2 V_m^2 V_{i_{Lav}}(\theta)}{V_c} \\ V_{i_{Lav}}(\theta) = R_{cs} i_{Lav}(\theta) \end{cases}$$
(9)

Where k is the gain of the internal analog multiplier;  $k_r$  is the division resistor ratio for line voltage peak value detection;  $R_{cs}$  is the current sampling resistor;  $i_{Lav(\Theta)}$  is the average inductor current, and  $V_m$  is the input peak voltage. Similar to the boost converter, based on the Volt-Second balance, the relationship between the input and output is given by

$$D(\theta) = 1 - \frac{v_{in}(\theta)}{v_o} = 1 - \frac{R_{in\_eq^iin}(\theta)}{v_o}$$
(10)

Where  $v_o$  is the real output voltage,  $i_{in(\Theta)}$  is the input current,  $R_{in\_eq}$  is the input equivalent impedance. Based on the power balance and combined with equation (3), the equivalent input resistance and output power satisfy

$$R_{in\_eq} = \frac{\eta v_{in\_rms}^2}{P_o} = \frac{k v_o k_r^2 V_m^2 R_{cs}}{V_c}$$
 (11)

Combining the above equations, we can get

$$P_o = \frac{\eta V_c}{2kk_r^2 v_o R_{cs}} \tag{12}$$

Equation (12) shows the relation among output power  $P_o$ , control signal  $V_c$ , output voltage  $v_o$ , and current sense resistor  $R_{cs}$ , which determines the maximum output power in MM. Since the range of control signal  $V_c$  and multiplier gain are fixed internally, we can adjust the outside component value to change the maximum output power.

The recommended inductor value and current sense resistor for NEX83188 under different load conditions are shown in Table 10.

Table 10. Recommended inductor value and current sense resistor

| Maximum Output power (W) | um Output power (W) Inductor value (μH) |    |
|--------------------------|-----------------------------------------|----|
| 330                      | 400                                     | 45 |
| 480                      | 300                                     | 28 |
| 600                      | 220                                     | 23 |

#### 13.3.2. Loop compensation

Fig. 20 shows the small signal equivalent circuit of PFC converter, C is the output capacitor, R<sub>esr</sub> is the series parasitic resistor, R is the load resistor.

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller



Fig. 20. Small signal equivalent circuit for PFC converter

Based on Fig. 20, the transfer function from  $V_c$  to  $v_o$  is given by

$$G_{iv}(s) = \frac{\widehat{v}_o(s)}{\widehat{v}_c(s)} = \frac{R}{2kk_r^2 v_o^2 R_{cs}} \frac{sR_{esr}C + 1}{s(3R_{esr} + R)C + 3} \approx \frac{R}{6kk_r^2 v_o^2 R_{cs}} \frac{1 + \frac{s}{\omega_z}}{1 + \frac{s}{\omega_p}}$$
(13)

There are 1 pole  $\omega_Z = \frac{1}{R_{esr}C}$  and 1 zero  $\omega_P = \frac{3}{RC}$  for PFC converter. Fig. 21 shows the compensation network for NEX83188. The loop control of NEX83188 is based on nonlinear transconductance error amplifier described in Section 13.3.5. Based on the compensation network, the control loop transfer function is given by

$$G_{vv}(s) = \frac{\widehat{v}_{c}(s)}{\widehat{v}_{o}(s)} = \frac{R_{FB2}G_{m}}{R_{FB1} + R_{FB2}} \frac{sR_{C}C_{C} + 1}{sC_{C}(sR_{C}C_{C1} + 1)} \quad (C_{C} > > C_{C1})$$
(14)



According to the above analysis, we can design the compensation parameters using k-factor method. The recommended compensation parameters under different load conditions are shown in <u>Table 11</u>.

Table 11. Recommended compensation parameters

| Maximum output power (W) | R <sub>C</sub> (kΩ) | C <sub>C</sub> (μF) | C <sub>C1</sub> (nF) |
|--------------------------|---------------------|---------------------|----------------------|
| 330                      | 51                  | 1                   | 330                  |
| 480                      | 82                  | 1                   | 470                  |
| 600                      | 100                 | 1.5                 | 430                  |

# 13.3.3. Startup during normal operations

Fig. 22 shows the startup timing of NEX83188. The device is enabled when VCC is higher than the power on threshold  $V_{VCC\ ON}$  and disabled when VCC drops below the power-off (UVLO) threshold  $V_{VCC\ UVLO}$ .

Before VCC rises to  $V_{VCC\_ON}$ , the device is in a UVP or OLP state. After the device is powered on, it will check all the FAULT signals, including brown-in/brown-out and OLP protections. When  $V_{FB}$  is higher than the OLP threshold, the device will start a 5 ms delay and then enter the soft start state. During the soft start, the reference voltage rises from the current  $V_{FB}$  to 2.5 V and the output voltage slowly rises to the target voltage.

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller



#### 13.3.4. Brown-in and brown-out

The VLINE pin of NEX83188 supports brown-in and brown-out detection. When the line voltage is continuously higher than the brown-in threshold  $V_{VLINE\_BI}$  for a debounce time, it is considered that the line voltage is normally connected.

When the line voltage drops continuously below the brown-out threshold  $V_{VLINE\_BO}$  for 50 ms, it is considered that the line voltage is abnormally connected. Fig. 23 and Fig. 24 show the brown-in/out detection diagram and method respectively.





## CCM/CrM/DCM multi-mode boost Power Factor Correction controller

### 13.3.5. Nonlinear transconductance error amplifier

To improve the dynamic of PFC converter, the device integrates a nonlinear transconductance error amplifier. Fig. 25 shows the nonlinear transconductance error amplifier output current varies with the feedback voltage. When the feedback voltage is lower than 2.1 V, the output current of error amplifier is clamped at 70  $\mu$ A.

- When the feedback voltage is between 2.1 V and 2.4 V, the equivalent transconduction is 300 μA/V.
- When the feedback voltage is between 2.4 V and 2.6 V, the equivalent transconduction is 100 μA/V.
- The equivalent transconduction will increase to 800 μA/V while the feedback voltage is higher than 2.6 V.

The output current of error amplifier changes according to the feedback voltage, which will charge and discharge the compensation network quickly. This ensures that COMP voltage is quickly pulled down to prevent over-voltage protection (OVP) from being triggered.



## 13.3.6. Burst mode with soft on or off

Fig. 26 shows the burst mode control diagram.

- When the output voltage is higher than the OVP threshold, the device will shut down the PWM signal until the OVP signal is released. The burst mode is implemented based on the control voltage V<sub>COMP</sub>.
- When the control voltage V<sub>COMP</sub> is lower than the burst mode threshold, the device will shut down the PWM signal with five soft-OFF pulses.
- When the control voltage V<sub>COMP</sub> is higher than the burst mode threshold, the device will release the PWM signal with five soft-ON pulses.

This soft-ON/OFF control avoids abrupt inductor current changes and attenuates the acoustic noise accordingly. During the burst-off period, the device shuts down most of the internal block and ensures that the supply current is below  $I_Q$  (typically 460  $\mu$ A).

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller



# 13.3.7. Zero current detection and valley switching

The zero current detection and valley switching is detected by the auxiliary winding and is implemented by ZCD pin. <u>Fig. 27</u> shows the structure of zero current detection and valley switching.

The voltage of ZCD pin is upper and lower clamped at 5.7 V and 0.5 V respectively. There are two steps of threshold voltage for ZCD detection, one is for detecting the demagnetization point and the other is for detecting the valley point.

- When the ZCD voltage is lower than the demagnetization threshold voltage V<sub>ZCD\_DETA</sub>, it indicates the inductor current drops to zero.
- When the ZCD voltage is lower than the V<sub>ZCD\_DETT</sub>, it means that the MOSFET drain voltage drops to the valley region.

After a delay time  $t_{ZCD\_DELAY}$ , the ZCD signal is generated and the MOSFET is turned on at the valley point. <u>Fig. 28</u> shows the timing diagram of zero current detection and valley switching. The external ZCD resistor is given by

$$R_{ZCD} \ge \frac{V_{L\_aux\_max} - V_{ZCD\_clamp}}{I_{ZCD\_DET}}$$
(15)

Where  $V_{L\_aux\_max}$  is the maximum voltage on the auxiliary winding,  $V_{ZCD\_clamp}$  is the upper clamp voltage on ZCD pin,  $I_{ZCD\_DET}$  is the maximum current on ZCD pin.

## **CCM/CrM/DCM** multi-mode boost Power Factor Correction controller



#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller



## 13.3.8. AC-line drop detection

There is often the case that the AC-line voltage momentarily drops to zero or nearly zero, due to abnormal connection or transient abnormal events affecting the local AC-power distribution network.

During an AC-line dropout, the down-stream power stages depend on sufficient energy storage in the PFC output capacitance, which is sized to provide the ride-through energy for a specified hold-up time. Typically, while the PFC output voltage is falling, the voltage-loop error amplifier output will rise to maintain regulation.

Therefore, the excessive duty cycle is commanded when the AC-line voltage returns, and high peak current surges may saturate the boost inductor with possible overstress and audible noises.

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller



NEX83288 supports an AC-line dropout detection function. When detecting the AC-line dropout event, the device will pull down the COMP voltage during the dropout and release the COMP voltage while the AC-line is resumed. If the VLINE voltage falls below  $V_{AC\_DROP\_DET}$  for longer than  $t_{AC\_DROP}$ , a dropout condition is detected, and the error amplifier output is turned off.

Besides, a pull-down current is applied to COMP to gently discharge the compensation network capacitors. In this way, when the AC-line voltage returns, the COMP voltage (and corresponding duty-cycle setting) remains very near to or even slightly below the level that it was before the dropout occurs. Current surges due to excessive duty-cycle, and their undesired attendant effects, are prevented.

#### 13.3.9. Protections

Fig. 30 shows the protections action flowchart. The device supports brown-in/out, overcurrent protection (OCP), inductor saturation protection (ISP), open-loop protection (OLP), VCC overvoltage protection (VCC OVP) and overtemperature protection (OTP). There are three different actions for different protections:

- 1. For brown-in/out, OLP, OTP, VCC OVP protections, when the fault signal is triggered, the device will shut down PWM output and then discharge VCC to V<sub>VCC\_OFF</sub> and release. If the fault signal does not release, the PWM remains off state and the VCC will charge and discharge between V<sub>VCC\_ON</sub> and V<sub>VCC\_OFF</sub>. When the fault signal is released, the device will enter soft start after 5 ms.
- 2. For ISP/OCP, when the fault signal is triggered, the action is the same as <u>1</u>. The only difference is the delay time from fault signal releases to soft start is increased to 200 ms.
- **3.** For OVP, when the fault signal is triggered, the device will shut down the PWM and wait for the OVP signal to release. If the OVP is released, the PWM will be released.

Product data sheet

## **CCM/CrM/DCM** multi-mode boost Power Factor Correction controller



## CCM/CrM/DCM multi-mode boost Power Factor Correction controller

# 14. Application information

# 14.1. Typical application



#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller

# 14.2. Design requirements

Table 12 shows the specifications of a 240 W system.

**Table 12. System specifications** 

| Symbol                 | Parameter            | Conditions                                     | Min | Тур  | Max | Unit     |
|------------------------|----------------------|------------------------------------------------|-----|------|-----|----------|
| Input characteristics  |                      |                                                |     |      |     |          |
| V <sub>AC(range)</sub> | AC voltage range     |                                                | 90  | -    | 264 | V        |
| f <sub>AC</sub>        | AC voltage frequency |                                                | 47  | -    | 63  | Hz       |
| V <sub>VCC_ON</sub>    | VCC on               |                                                | -   | 12   | -   | V        |
| V <sub>VCC_OFF</sub>   | VCC off              |                                                | -   | 9    | -   | V        |
| I <sub>IN</sub>        | input current        | input = 90 V <sub>ac</sub> ; full load = 240 W | -   | 2.78 | -   | Α        |
| Output characteristics |                      |                                                |     |      |     |          |
| V <sub>OUT</sub>       | output voltage       |                                                | -   | -    | 400 | V        |
| $P_L$                  | output power         |                                                | -   | -    | 240 | W        |
| V <sub>O(ripple)</sub> | output ripple        |                                                | -   | 12   | -   | $V_{pp}$ |
| System characteristics |                      |                                                |     |      |     |          |
| η <sub>peak</sub>      | peak efficiency      |                                                | -   | 96   | -   | %        |

# 14.3. Power stage design

### 14.3.1. Rectifier bridge selection

The rectifier bridge is selected considering the maximum instantaneous voltage (the peak value of the line voltage) and the maximum input RMS current can be calculated by equation (16).

$$I_{AC\_MAX} = \frac{P_O}{\eta \times V_{AC\_MIN}} = 278 \quad A$$
 (16)

The maximum peak input voltage is calculated by

$$V_{in\_max} = \sqrt{2} \times V_{AC\_MAX} = 373 \quad V \tag{17}$$

A standard 600 V/6 A rectifier bridge can be selected to provide enough margins.

### 14.3.2. Input capacitor selection

The input capacitor behind the rectifier bridge is used to provide a bypass path for the high switching frequency current, and to suppress the ripple on the rectified sinusoidal input voltage.

Generally, 5% to 20% ripple on the input capacitor may be expected. Since the energy stored in the input capacitor is approximately equal to the energy transferred to the load in each switching cycle, equation (18) can be obtained:

$$\frac{1}{2}C_{in}\left(V_{AC\_MIN} + \frac{1}{2}rV_{AC\_MIN}\right)^2 - \frac{1}{2}C_{in}\left(V_{AC\_MIN} - \frac{1}{2}rV_{AC\_MIN}\right)^2 = \frac{P_0}{2\pi f_c}$$
(18)

where r is the ripple coefficient. Based on equation (18), the input capacitor can be calculated with equation (19):

$$C_{in} = \frac{P_o}{2\pi f_s \times r \times V_{AC\_MIN}^2} = \frac{I_{AC\_MAX}}{2\pi f_s \times r \times V_{AC\_MIN}}$$
(19)

Select a capacitor with good high-frequency performance, such as a film capacitor. Assume that the ripple coefficient is 0.1, the input capacitor can be calculated with equation (20):

NEX83188

All information provided in this document is subject to legal disclaimers

© Nexperia B.V. 2025. All rights reserved

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller

$$C_{in} = \frac{I_{AC\_MAX}}{2\pi f_S \times r \times V_{AC\_MIN}} = 0.49 \quad \mu F$$
 (20)

Two 0.33 µF film capacitors with a 450 V voltage rating are recommended as the input capacitors because they provide high-frequency energy during the switching cycle.

### 14.3.3. Boost inductor design

The boost inductor can be calculated with equation (21):

$$L_b = \frac{\eta V_{AC\_MIN}^2}{2kP_o f_s} \left( 1 - \frac{\sqrt{2} V_{AC\_MIN}}{V_o} \right)$$
 (21)

Where k is the inductor coefficient. For MM mode, k can be set as 0.25 to 0.45. Assume that k is 0.3, the inductor value is

$$L_{b} = \frac{\eta V_{AC\_MIN}^{2}}{2kP_{o}f_{s}} \left( 1 - \frac{\sqrt{2} V_{AC\_MIN}}{V_{o}} \right) = 368 \ \mu H$$
 (22)

The inductor value can be set as 360 µH.

#### 14.3.4. MOSFET selection

The current rating of MOSFET is determined by the maximum RMS value of the current following through the MOSFET. To calculate the RMS current of MOSFET in each half line cycle, we need to calculate the RMS current of MOSFET in each switching cycle first.

For MM mode, the RMS current of MOSFET in each switching cycle is estimated with equation (23):

$$I_{QRMS\_MM}(\theta) = i_{in\_rms}(\theta) \sqrt{\frac{T_{on}}{T_S}} = i_{in\_rms}(\theta) \sqrt{1 - \frac{v_{in}(\theta)}{v_{out}}}$$
(23)

Based on equation (23), the RMS value of MOSFET in each half line cycle can be calculated with

$$I_{QRMS\_MM} = \sqrt{\frac{1}{\pi}} \int_{0}^{\pi} \left[ i_{in\_rms}(\theta) \sqrt{1 - \frac{v_{in}(\theta)}{v_{out}}} \right]^{2} d\theta = \sqrt{2} i_{in\_rms} \sqrt{\frac{1}{\pi}} \int_{0}^{\pi} \left( \sin(\theta)^{2} - \frac{\sqrt{2} v_{in\_rms} \sin(\theta)^{3}}{v_{out}} \right) d\theta$$
(24)

Simplify the formula to obtain equation (25):

$$I_{QRMS\_MM} = \sqrt{2} \, i_{in\_rms} \sqrt{\frac{1}{2} - \frac{4\sqrt{2} \, v_{in\_rms}}{3\pi v_{out}}} = i_{in\_rms} \sqrt{1 - \frac{8\sqrt{2} \, V_{in\_rms}}{3\pi v_{out}}}$$
 (25)

The RMS current of MOSFET is

$$I_{QRMS\_MM} = I_{AC\_MAX} \sqrt{1 - \frac{8\sqrt{2} \times V_{AC\_MIN}}{3\pi \times v_{out}}} = 2375 A$$
 (26)

#### 14.3.5. Boost diode selection

The RMS current of diode is calculated with

$$I_{DRMS\_MM}(\theta) = i_{in\_rms}(\theta) \sqrt{\frac{T_{off}}{T_S}} = i_{in\_rms}(\theta) \sqrt{\frac{v_{in}(\theta)}{v_{out}}}$$
(27)

Simplify the formula to obtain equation (28):

Submit document feedback

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2025. All rights reserved

**Nexperia** 

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller

$$I_{DRMS\_MM} = \sqrt{2} i_{in\_rms} \sqrt{\frac{4\sqrt{2} v_{in\_rms}}{3\pi v_{out}}} = i_{in\_rms} \sqrt{\frac{8\sqrt{2} v_{in\_rms}}{3\pi v_{out}}} = 1.445 A$$
 (28)

For MM mode, fast recovery diodes typically have higher conduction loss but lower switching loss. Slow recovery diodes typically have lower conduction loss but higher switching loss. Maximum efficiency is achieved when the diode speed rating matches with the application. In this case, a boost diode with a fast recovery is recommended.

### 14.3.6. Output capacitor selection

When selecting the output capacitor, we need to consider the following conditions: the output voltage ripple (VO PP), ripple current rating, and hold-up time. The output ripple is a function of the effective series resistance (ESR) of the output capacitor, the output voltage, and the line frequency (f<sub>L</sub>). Based on the energy balance, the energy on the output capacitor is

$$P_{c}(t) = v_{out}i_{c}(t) = P_{in}(t) - P_{o} = 2I_{in\ rms}V_{in\ rms}[\sin(\omega_{l}t)]^{2} - P_{o} = 2P_{o}[\sin(\omega_{l}t)]^{2} - P_{o}$$
(29)

Based on equation (29), the current following to the output capacitor is calculated by

$$i_c(t) = 2I_o[\sin(\omega_L t)]^2 - I_o = -I_o\cos(2\omega_L t)$$
(30)

Considering the ESR of output capacitor, the output ripple is calculated by

$$V_{o\_pp} = 2 \times \frac{P_o}{v_{out}} \times \sqrt{R_{esr}^2 + \frac{1}{(2 \times 2\pi f_L \times C_o)^2}}$$
 (31)

In this case, the calculated ripple with the selected capacitor should be below 3% of the output voltage, and the ESR of the output capacitor is assumed to be 1 Ω. Co can be calculated by

$$C_o \ge \frac{1}{2 \times 2\pi f_I \sqrt{\frac{3\% \times v_{out}^2}{2 \times P_o}^2 - R_{esr}^2}} = 160 \ \mu F$$
 (32)

In this example design, an aluminum electrolytic capacitor with specification of 180 µF/450 V is recommended.

The maximum RMS ripple current flowing in the output capacitor can be estimated with equation (33).

$$I_{o\_ripple\_max} = \sqrt{I_{DRMS\_MM}^2 - \left(\frac{P_o}{v_{out}}\right)^2} = 1.314 \quad A$$
(33)

This current flowing into the output capacitor is made up of a double line frequency ripple component (2 x f<sub>L</sub>) and a switching frequency component (f<sub>sw</sub>), calculated with equation (34) and equation (35), respectively.

$$I_{o\_ripple\_100Hz} = \frac{P_o}{\sqrt{2}v_{out}} = 0.424 \quad A$$
 (34)

$$I_{o\_ripple\_100Hz} = \frac{P_o}{\sqrt{2}v_{out}} = 0.424 \quad A$$

$$I_{o\_ripple\_fsw} = \sqrt{I_{o\_ripple\_max}^2 - I_{o\_ripple\_100Hz}^2} = 1.243 \quad A$$
(34)

The capacitor should be chosen so that the hold-up time satisfies the relationship calculated with equation (36):

$$C_o = \frac{2 \times P_o \times t_{hold}}{\eta \times (v_{out}^2 - v_{out\_hold}^2)}$$
(36)

Where V<sub>OUT</sub> is the minimum output voltage under normal operating conditions, and v<sub>OUT</sub> hold is the required minimum operating output voltage to supply the second stage DC-DC converter when the line voltage is shut down.

#### 14.4. Control circuit design

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller

#### 14.4.1. FB section

The internal reference voltage  $V_{REF}$  is 2.5 V (typical), based on the internal reference voltage, the resistor division ratio is calculated with

$$\frac{R_{FBDWN}}{R_{FBUP} + R_{FBDWN}} \times V_{out} = V_{REF}$$
 (37)

Since the division resistor will affect the standby power, the selection of resistance value needs to consider standby power consumption. It is recommended that the upper resistor is set as 6.6 m $\Omega$ . Based on equation (37), the lower resistor can be calculated with

$$R_{FBDWN} = \frac{V_{REF}}{v_{out} - V_{REF}} \times R_{FBUP}$$
 (38)

#### 14.4.2. VLINE section

Considering the brown-in and brown-out threshold, the resistors on VLINE pin can be calculated with equation (39).

$$\frac{R_{LDWN}}{R_{LUP} + R_{LDWN}} \times V_{in\_pk} = V_{BRI} \tag{39}$$

Since the division resistors also affect the standby power, the selection of resistance value needs to consider standby power consumption. It is recommended that the upper resistor is set as 6.6 m $\Omega$ . Based on equation (40), the lower resistor can be calculated with

$$R_{LDWN} = \frac{V_{BRI}}{V_{in\_pk} - V_{BRI}} \times R_{LUP} \tag{40}$$

## 14.4.3. ZCD section

The external ZCD resistor is given by

$$R_{ZCD} \ge \frac{V_{L\_aux\_max} - V_{ZCD\_clamp}}{I_{ZCD\_DET}}$$
(41)

Where  $V_{L\_aux\_max}$  is the maximum voltage on the auxiliary winding,  $V_{ZCD\_clamp}$  is the upper clamp voltage on ZCD pin,  $I_{ZCD\_DET}$  is the maximum current on ZCD pin.

#### 14.4.4. CS section

CS is used for CBC and control. The current flowing through the MOSFET should be below the CBC threshold. The CS resistor value can be estimated with equation (42):

$$R_{CS} \le \frac{V_{CBC}}{2\sqrt{2} \times I_{AC\ MAX}} \tag{42}$$

In this case, the calculated CS resistor is 63.6 m $\Omega$ , the resistor can be selected as 50 m $\Omega$ . To suppress the spike and improve the control reliability, a low pass filter (220  $\Omega$  + 220 pF) is recommended to be added on CS.

#### 14.4.5. COMP section

The compensation parameters can be calculated by the k-factor method. The k-factor method design steps are as follows:

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller

1. For maximum phase Boost at the gain cross-over frequency, compensator design proceeds by placing the pole and zero an equal distance above and below the gain cross-over frequency ( $f_c$ ) on the bode plot. That is

$$\begin{cases} f_{z1} = \frac{f_c}{k} \\ f_{p1} = f_c \times k \end{cases} \tag{43}$$

2. The system phase at the gain cross-over frequency is given by

$$\emptyset_{PS} = arc \tan\left(\frac{f_c}{f_z}\right) - arc \tan\left(\frac{f_c}{f_p}\right)$$
(44)

Based on equation (43) and (44), the open loop transfer function is

$$G_{iv}(s)G_{vv}(s) = \frac{R}{6kk_r^2 v_o^2 R_{CS}} \frac{R_{FB2}G_m}{R_{FB1} + R_{FB2}} \frac{1 + \frac{s}{\omega_Z}}{1 + \frac{s}{\omega_p}} \frac{1 + \frac{s}{\omega_{Z1}}}{sC_C(1 + \frac{s}{\omega_{p1}})}$$
(45)

Where  $\omega_{z1} = 2\pi f_{z1} = \frac{1}{R_C C_C}$  and  $\omega_{p1} = 2\pi f_{p1} = \frac{1}{R_C C_{C1}}$ . The compensator expected phase boost of the compensator is given by

$$\emptyset_{boost} = \emptyset_{PM} - \emptyset_{PS} - \frac{\pi}{2} = \arctan\left(\frac{f_c}{f_{z1}}\right) - \arctan\left(\frac{f_c}{f_{p1}}\right) = \arctan(k) - \arctan\left(\frac{1}{k}\right)$$
(46)

Furthermore, since  $arctan(k) + arctan(\frac{1}{k}) = \frac{\pi}{2}$ , k can be derived from equation (47)

$$k = \tan\left(\frac{\phi_{PM} - \phi_{PS}}{2}\right) \tag{47}$$

3.  $R_C$ ,  $C_C$  and  $C_{C1}$  are calculated by the system gain at cross over frequency:

$$C_{C} = \frac{R}{6kk_{r}^{2}v_{o}^{2}R_{CS}} \frac{R_{FB2}G_{m}}{R_{FB1} + R_{FB2}} \frac{k}{2\pi f_{c}} \sqrt{\frac{1 + \left(\frac{f_{c}}{f_{z}}\right)^{2}}{1 + \left(\frac{f_{c}}{f_{p}}\right)^{2}}}$$

$$R_{C} = \frac{k}{2\pi f_{c}C_{C}}$$

$$C_{C1} = \frac{1}{2\pi k f_{c}R_{C}}$$
(48)

Select the appropriate gain cross-over frequency  $f_c$  (< 20 Hz) and phase margin  $\phi_{PM}$  ( $\geq$  65 °C), the compensator parameters can be calculated by equation (48). In this case, the recommended compensation parameters are  $C_C = 1 \mu F$ ,  $R_C = 33 \text{ k}\Omega$ ,  $C_{C1} = 220 \text{ nF}$ .

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller

# 15. Package outline



Fig. 32. Package outline SOT96-2 (SO8)

## CCM/CrM/DCM multi-mode boost Power Factor Correction controller

# 16. Abbreviations

#### Table 13. Abbreviations

| Table 13. Abbreviation | Description                                       |
|------------------------|---------------------------------------------------|
| AC                     | Alternating Current                               |
| ACM                    | Average Current Mode                              |
| ANSI                   | American National Standards Institute             |
| BI                     | Brown-in                                          |
| ВО                     | Brown-out                                         |
| ССМ                    | Continuous Conduction Mode                        |
| CDM                    | Charged Device Model                              |
| CrM                    | Critical Conduction Mode                          |
| COT                    | Constant On Time                                  |
| DC                     | Direct Current                                    |
| DCM                    | Discontinuous Conduction Mode                     |
| EMI                    | ElectroMagnetic Interference                      |
| ESD                    | ElectroStatic Discharge                           |
| ESDA                   | ElectroStatic Discharge Association               |
| GaN                    | Gallium Nitride                                   |
| НВМ                    | Human Body Model                                  |
| HEMT                   | High Electron Mobility Transistor                 |
| IC                     | Integrated Circuit                                |
| ISP                    | Inductor Saturation Protection                    |
| JEDEC                  | Joint Electron Device Engineering Council         |
| LCD                    | Liquid Crystal Display                            |
| MOSFET                 | Metal-Oxide-Semiconductor Field-Effect Transistor |
| OCP                    | OverCurrent Protection                            |
| OLP                    | Open Loop Protection                              |
| OPP                    | OverPower Protection                              |
| OTP                    | OverTemperature Protection                        |
| OVP                    | OverVoltage Protection                            |
| PFC                    | Power Factor Correction                           |
| PWM                    | Pulse-Width Modulation                            |
| THD                    | Total Harmonic Distortion                         |
| TM                     | Transition Mode                                   |
| UVLO                   | Under-Voltage LockOut                             |
| UVP                    | UnderVoltage Protection                           |
| VOT                    | Variable On Time                                  |

## **CCM/CrM/DCM** multi-mode boost Power Factor Correction controller

# 17. Revision history

#### Table 14. Revision history

| Document ID     | Release date                                                                                                                                                                | Data sheet status  | Change notice | Supersedes    |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|---------------|
| NEX83188 v. 1.1 | 20250916                                                                                                                                                                    | Product data sheet | -             | NEX83188 v. 1 |
| Modifications:  | <ul> <li>Fig. 18: Functional block diagram updated.</li> <li>Table 12: The symbol of peak efficiency updated.</li> <li>Fig. 32: Package outline drawing updated.</li> </ul> |                    |               |               |
| NEX83188 v. 1   | 20250821                                                                                                                                                                    | Product data sheet | -             | -             |

#### CCM/CrM/DCM multi-mode boost Power Factor Correction controller

# 18. Legal information

#### **Data sheet status**

| Document status [1][2]          | Product<br>status [3] | Definition                                                                            |
|---------------------------------|-----------------------|---------------------------------------------------------------------------------------|
| Objective [short]<br>data sheet | Development           | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet  | Qualification         | This document contains data from the preliminary specification.                       |
| Product [short]<br>data sheet   | Production            | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal

injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by sustained.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NEX83188

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2025. All rights reserved

## **CCM/CrM/DCM** multi-mode boost Power Factor Correction controller

# **Contents**

| 1. General description                                | 1 |
|-------------------------------------------------------|---|
| 2. Features and benefits                              |   |
| 3. Applications                                       |   |
| 4. Ordering information                               |   |
| 5. Marking                                            |   |
| 6. Pin configuration and description                  |   |
| 6.1. Pin configuration and description                |   |
| -                                                     |   |
| 6.2. Pin description                                  |   |
| 8. ESD ratings                                        |   |
| _                                                     |   |
| 9. Recommended operating conditions                   |   |
| 10. Thermal characteristics                           |   |
| 11. Electrical characteristics                        |   |
| 12. Typical characteristics                           |   |
| 13. Detailed Description1                             |   |
| 13.1. Overview                                        |   |
| 13.2. Functional block diagram1                       |   |
| 13.3. Feature description                             |   |
| 13.3.1. ACM-based On time control12                   |   |
| 13.3.2. Loop compensation                             |   |
| 13.3.3. Startup during normal operations18            |   |
| 13.3.4. Brown-in and brown-out16                      |   |
| 13.3.5. Nonlinear transconductance error amplifier 17 |   |
| 13.3.6. Burst mode with soft on or off17              |   |
| 13.3.7. Zero current detection and valley switching18 | 3 |
| 13.3.8. AC-line drop detection20                      |   |
| 13.3.9. Protections2                                  | 1 |
| 14. Application information2                          |   |
| 14.1. Typical application23                           | 3 |
| 14.2. Design requirements24                           | 1 |
| 14.3. Power stage design24                            | 1 |
| 14.3.1. Rectifier bridge selection24                  | 1 |
| 14.3.2. Input capacitor selection24                   | 1 |
| 14.3.3. Boost inductor design25                       | 5 |
| 14.3.4. MOSFET selection25                            | 5 |
| 14.3.5. Boost diode selection25                       | 5 |
| 14.3.6. Output capacitor selection26                  | 3 |
| 14.4. Control circuit design26                        | 3 |
| 14.4.1. FB section27                                  | 7 |
| 14.4.2. VLINE section27                               | 7 |
| 14.4.3. ZCD section27                                 | 7 |
| 14.4.4. CS section                                    | 7 |
| 14.4.5. COMP section27                                | 7 |
| 15. Package outline29                                 | 9 |
|                                                       |   |

| 16. | Abbreviations     | 30 |
|-----|-------------------|----|
| 17. | Revision history  | 31 |
| 18. | Legal information | 32 |

#### <sup>©</sup> Nexperia B.V. 2025. All rights reserved

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 16 September 2025